# Chapter 4 Combinational Logic

ITI1100

## **Combinational logic circuits**

- → outputs logical functions of inputs
- → new outputs appear shortly after changed inputs (propagation delay)
- → no feedback loops
- $\rightarrow$  no clock



Fig. 4-1 Block Diagram of Combinational Circuit

# Design Procedure

## Design a circuit from a specification.

- 1. Determine number of required inputs and outputs.
- 2. Derive truth table (or K-Map)
- 3. Obtain simplified Boolean functions
- 4. Draw logic diagram (circuit) and verify correctness

ITI1100

# Example: Code Converter

- A circuit that translates one binary code to another
- Example 3-2: BCD to Excess-3 Code Converter
  - Excess-3 code: decimal code + 3
  - BCD inputs 1010 to 1111 are don't care conditions

| Decimal<br>Digit |   | Input<br>BCD |   |   |   |   | Out<br>Exce |   |   |
|------------------|---|--------------|---|---|---|---|-------------|---|---|
|                  | A | В            | С | D | • | w | x           | Y | z |
| 0                | 0 | o            | o | o |   | o | 0           | 1 | 1 |
| 1                | 0 | 0            | 0 | 1 |   | 0 | 1           | О | 0 |
| 2                | 0 | 0            | 1 | О |   | 0 | 1           | О | 1 |
| 3                | 0 | 0            | 1 | 1 |   | 0 | 1           | 1 | 0 |
| 4                | 0 | 1            | О | О |   | O | 1           | 1 | 1 |
| 5                | 0 | 1            | О | 1 |   | 1 | О           | О | 0 |
| 6                | 0 | 1            | 1 | О |   | 1 | О           | O | 1 |
| 7                | 0 | 1            | 1 | 1 |   | 1 | О           | 1 | 0 |
| 8                | 1 | 0            | 0 | 0 |   | 1 | 0           | 1 | 1 |
| 9                | 1 | О            | О | 1 |   | 1 | 1           | 0 | О |

#### Simplification with K-map



Fig. 4-3 Maps for BCD to Excess-3 Code Converter

#### Further manipulation of simplified expressions

- Two-level AND-OR implementation for the circuit can be obtained directly from the Boolean expression derived from the K-MAPS.
- •Further manipulation can be done on the function to allow use of common gates for multiple-output circuits.
- Thus there are several possibilities for the implementation. The following shows the implementation with 3 levels of gates.

$$W = A + BC + BD = A + B(C + D)$$
  
 $X = B'C + B'D + BC'D' = B'(C + D) + BC'D'$   
 $= B'(C+D) + B(C+D)'$   
 $Y = CD + C'D' = CD + (C + D)'$ 

$$Z = D'$$

#### Three Level Implementation



Fig. 4-4 Logic Diagram for BCD to Excess-3 Code Converter ITI1100

# Binary Adder -Subtractor

## Half Adder

→ The half-adder accepts two binary digits on its inputs and produces two binary digits on its outputs: a sum bit and a carry bit.

| <b>Truth</b> | <b>Table</b> |    |
|--------------|--------------|----|
| ху           | C S          |    |
| 0 0          | 0 0          |    |
| 0 1          | 0 1          | 4  |
| 1 0          | 0 1          | 1  |
| 1 1          | 1 0          | 1  |
|              | I            | 10 |
|              |              | C  |

# Half-Adder (see other implementations in Chap. 2)

#### Truth Table

| x | У | С | S |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 |
|   |   |   |   |



## **Some of products**

$$S = x'y + xy'$$

$$C = xy$$

# Half-Adder-Implementation



Fig. 4-5 Implementation of Half-Adder

## Full Adder (see other implementations in Chap. 2)

| 7 | Truth Table |   |  |   |   |  |  |  |  |
|---|-------------|---|--|---|---|--|--|--|--|
| x | У           | Z |  | С | s |  |  |  |  |
| 0 | 0           | 0 |  | 0 | 0 |  |  |  |  |
| 0 | 0           | 1 |  | 0 | 1 |  |  |  |  |
| 0 | 1           | 0 |  | 0 | 1 |  |  |  |  |
| 0 | 1           | 1 |  | 1 | 0 |  |  |  |  |
| 1 | 0           | 0 |  | 0 | 1 |  |  |  |  |
| 1 | 0           | 1 |  | 1 | 0 |  |  |  |  |
| 1 | 1           | 0 |  | 1 | 0 |  |  |  |  |
| 1 | 1           | 1 |  | 1 | 1 |  |  |  |  |
|   |             |   |  |   |   |  |  |  |  |

→ The Full-adder is combinational circuit



## Full Adder (see other implementations in Chap. 2)



Fig. 4-6 Maps for Full Adder

## Full Adder (see other implementations in Chap. 2)



Fig. 4-7 Implementation of Full Adder in Sum of Products

## Full Adder (same as in Chap. 2)



Fig. 4-8 Implementation of Full Adder with Two Half Adders and an OR Gate

# Decoder -Example

a BCD to Seven Segment Decoder inputs data in BCD form and converts it to a seven segment output



(a) Segment designation

(b) Numerical designation for display

16

#### A- BCD to Seven Segment Decoder



#### K-MAP

| AВ | C  | D<br>00 | 01 | 11 | 10 |
|----|----|---------|----|----|----|
|    | 00 | 1       |    | 1  | 1  |
|    | 01 |         | 1  | 1  | 1  |
|    | 11 |         |    |    |    |
|    | 10 | 1       | 1  |    |    |

| <b>C</b> | D  |    |    |    |
|----------|----|----|----|----|
| AB       | 00 | 01 | 11 | 10 |
| 00       | 1  | 1  | 1  | 1  |
| 01       | 1  |    | 1  |    |
| 11       |    |    |    |    |
| 10       | 1  | 1  |    |    |

| $\boldsymbol{a}$ | =  |    |    |    |    |
|------------------|----|----|----|----|----|
|                  | C. |    |    |    |    |
| AB               | \  | 00 | 01 | 11 | 10 |
|                  | 00 | 1  | 1  | 1  |    |
|                  | 01 | 1  | 1  | 1  | 1  |
|                  | 11 |    |    |    |    |
|                  | 10 | 1  | 1  |    |    |



 $c = \frac{ITI}{c}$ 

ITI1100 d =











#### Decoder

- A decoder is a combinational circuit that converts binary information from n input lines to a maximum of  $2^n$  unique output lines.  $\rightarrow n$ -to- $2^n$  decoder
- If the n-bit coded information has unused combinations  $\rightarrow$  less than  $2^n$  outputs.
  - $\rightarrow$  *n-to-m* decoder,  $m \le 2^{\rm n}$ , Example: BCD-to-7-segment decoder, where n=4 and m=7



#### 2-to-4 Decoder

→A 2-to-4 decoder operates according to the following truth table.

The 2-bit input is called S1S0, and the four outputs are Q0-Q3.

- If the input is the binary number i, then output Qi is

uniquely true.

| 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|
| 0  | 0  | 1  | 0  | 0  | 0  |
| 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  |

- For example, if the input S1 S0 = 10 (decimal 2), then output Q2 is true, and Q0, Q1, Q3 are all false.
- This logic circuit "decodes" a binary number into a "one-of-four" code.

22

#### Building a 2-to-4 decoder?

• Same deign procedure as for the combinational logic circuit (see previous slides). From the truth table, we can derive equations for each of the four outputs (Q0-Q3), based on the

two inputs (S0-S1).

| 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|
| 0  | 0  | 1  | 0  | 0  | 0  |
| 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  |

• There is not much to be simplified. the equations are:

$$Q0 = 51' 50'$$

$$Q1 = 51' 50$$

## Implementation of 2-to-4 decoder

| 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|
| 0  | 0  | 1  | 0  | 0  | 0  |
| 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  |



#### Enable inputs

- Many devices have an additional enable input, which is used to "activate" or "deactivate" the device.
- For a decoder,
  - EN=1 activates the decoder, so it behaves as specified earlier. Exactly one of the outputs will be 1.
  - EN=0 "deactivates" the decoder. By convention, that means *all* of the decoder's outputs are 0.
- We can include this additional input in the decoder's truth table:

  EN 51 50 Q0 Q1 Q2 Q3

| EN | 51 | 50 | QO | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0  | 0  | 1  | 0  | Ο  | Ο  | Ο  |
| 0  | 1  | Ο  | 0  | Ο  | Ο  | Ο  |
| 0  | 1  | 1  | 0  | 0  | 0  | 0  |
| 1  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 0  | 1  | 0  | 1  | Ο  | Ο  |
| 1  | 1  | Ο  | 0  | Ο  | 1  | 0  |
| 1  | 1  | 1  | 0  | 0  | 0  | 1  |

25

#### abbreviated truth tables

• In this table, note that whenever EN=0, the outputs are always 0, *regardless* of inputs S1 and S0.

| EN | 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0  | 1  | 1  | 0  | 0  | 0  | 0  |
| 1  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 1  | 0  | 0  | 0  | 1  |

• We can abbreviate the table by writing x's in the input columns for S1 and S0.

| EN | 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|----|
| 0  | X  | X  | 0  | 0  | 0  | 0  |
| 1  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 1  | 0  | 0  | 0  | 1  |

#### Decoder- a Minterm Generator

| 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|
| 0  | 0  | 1  | 0  | 0  | 0  |
| 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  |

- Decoders are sometimes called minterm generators.
  - For each of the input combinations, exactly one output is true.
  - Each output equation contains all of the input variables.
  - These properties hold for all sizes of decoders.
- Therefore we can implement arbitrary functions with decoders.
  - → from a sum of minterms equation for a function, we can use a decoder (a minterm generator) to implement that function.

#### 3- to- 8 line Decoder

- •Three inputs, x, y, z, are decoded into eight outputs, D0 through D7
- •Each output Di represents one of the minterms of the 3 input variables.
- •Di = 1 when the binary number xyz = i
- •Shorthand: Di = mi
- •The output variables are <u>mutually exclusive</u>; exactly one output has the value 1 at any time, and the other seven are 0.

### 3- to- 8 line Decoder



Fig. 4-18 3-to-8-Line Decoder ITI1100

#### 3- to- 8 line Decoder



30

## Implementing Boolean Functions Using Decoders

• Any combinational circuit can be constructed using decoders and OR gates! Why?

#### →Here is an example:

Implement a full adder circuit with a decoder and two OR gates.

Recall full adder equations, and let X, Y, and Z be the inputs:

$$S(X,Y,Z) = \Sigma m(1,2,4,7)$$
  
 $C(X,Y,Z) = \Sigma m(3, 5, 6, 7).$ 

•Since there are 3 inputs and a total of 8 minterms, we need a 3-to-8 decoder.

## Implementing Boolean Functions Using Decoders



#### Implementing a decoder with NAND gates

• The decoders studied so far are active-high decoders (i.e. implemented with AND gates)

EN 51 50 Q0 Q1 Q2



| EN | 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|----|
| 0  | X  | X  | 0  | 0  | 0  | 0  |
| 1  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 0  | 1  | 0  | 1  | 0  | 0  |
| 1  | 1  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1  | 1  | 0  | 0  | 0  | 1  |

Active-low decoders are implemented using NAND gates (i.e. with an inverted EN input and inverted outputs).



| EN | 51 | 50 | Q0 | Q1 | Q2 | Q3 |
|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 1  | 1  | 1  |
| 0  | 0  | 1  | 1  | 0  | 1  | 1  |
| 0  | 1  | 0  | 1  | 1  | 0  | 1  |
| 0  | 1  | 1  | 1  | 1  | 1  | 0  |
| 1  | ×  | ×  | 1  | 1  | 1  | 1  |

#### **Active-High and Active-Low decoders**

• Active-high decoders generate *minterms*, as we have already seen.



• Active-low decoders generate *Maxterms*.





| Inputs $x_2 x_1 x_0$                                                 | Outputs  z <sub>0</sub> z <sub>1</sub> z <sub>2</sub> z <sub>3</sub> z <sub>4</sub> z <sub>5</sub> z <sub>6</sub> z <sub>7</sub> | $\begin{array}{ccc} 3-\text{to-8} & & \\ \text{DEC} & 0 & \bigcirc & z_0 = \overline{\bar{x}_2} \overline{\bar{x}_1} \overline{\bar{x}_0} = x_2 + x_1 + x_0 = M_0 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 0 1<br>1 1 0<br>1 1 1 | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                          | $x_{0} - 0$ $x_{1} - \overline{x_{2}} \overline{x_{1}} x_{0} = x_{2} + x_{1} + \overline{x_{0}} = M_{1}$ $2  0 - z_{2} = \overline{x_{2}} x_{1} \overline{x_{0}} = x_{2} + \overline{x_{1}} + x_{0} = M_{2}$ $3  0 - z_{3} = \overline{x_{2}} x_{1} x_{0} = x_{2} + \overline{x_{1}} + \overline{x_{0}} = M_{3}$ $4  0 - z_{4} = \overline{x_{2}} \overline{x_{1}} \overline{x_{0}} = \overline{x_{2}} + x_{1} + x_{0} = M_{4}$ $5  0 - z_{5} = \overline{x_{2}} \overline{x_{1}} x_{0} = \overline{x_{2}} + x_{1} + \overline{x_{0}} = M_{5}$ $6  0 - z_{6} = \overline{x_{2}} x_{1} \overline{x_{0}} = \overline{x_{2}} + \overline{x_{1}} + x_{0} = M_{6}$ $7  0 - z_{7} = \overline{x_{2}} x_{1} x_{0} = \overline{x_{2}} + \overline{x_{1}} + \overline{x_{0}} = M_{7}$ |
|                                                                      | (b)                                                                                                                              | (c)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

: A 3-to-8-line decoder using nand-gates. (a) Logic diagram. (b) Truth table. (c) Symbol.

#### Building a 3-to-8 decoder with two 2-to-4 decoders

- Another way to design a 3-to-8 decoder is to use two 2-to-4 decoders.
- from the truth table of 3-8 decoder we can notice some patterns:
  - When S2 = 0, outputs Q0-Q3 are generated as in a 2-to-4 decoder.
  - When S2 = 1, outputs Q4-Q7 are generated as in a 2-to-4 decoder.
  - → S2 can be used as an Enable input that activates/deactivates the 2-to-4 decoders.

| 52 | <b>S</b> 1 | 50 | Q0 | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | Q7 |
|----|------------|----|----|----|----|----|----|----|----|----|
| 0  | 0          | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0  | 0          | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0  | 1          | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0  | 1          | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1  | 0          | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 0          | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1  | 1          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1  | 1          | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

#### Building a 3-to-8 decoder with two 2-to-4 decoders

• We can use enable inputs to string decoders together. 3-to-8 decoder constructed from two 2-to-4 decoders:



| 52 | 51 | 50 | Q0 | Q1 | Q2                    | Q3   | Q4 | Q5 | Q6 | Q7 |
|----|----|----|----|----|-----------------------|------|----|----|----|----|
| 0  | 0  | 0  | 1  | 0  | 0                     | 0    | 0  | 0  | 0  | 0  |
| 0  | 0  | 1  | 0  | 1  | 0                     | 0    | 0  | 0  | 0  | 0  |
| 0  | 1  | 0  | 0  | 0  | 1                     | 0    | 0  | 0  | 0  | 0  |
| 0  | 1  | 1  | 0  | 0  | 0                     | 1    | 0  | 0  | 0  | 0  |
| 1  | 0  | 0  | 0  | 0  | 0                     | 0    | 1  | 0  | 0  | 0  |
| 1  | 0  | 1  | 0  | 0  | 0                     | 0    | 0  | 1  | 0  | 0  |
| 1  | 1  | 0  | 0  | 0  | 0                     | 0    | 0  | 0  | 1  | 0  |
| 1  | 1  | 1  | 0  | 0  | <b>I [</b> ] <b>1</b> | 1000 | 0  | 0  | 0  | 1  |

#### Active-low decoder example

- We can use active-low decoders to implement arbitrary functions as a product of maxterms.
- For example, here is an implementation of the function  $f(x,y,z) = \prod M(4,5,7)$ , using an active-low decoder.



- The "ground" symbol connected to EN represents logical 0, so this decoder is always enabled.
- We need an AND gate for a product of sums.

#### Another example of active-low decoder



Realization of the pair of maxterm canonical expressions  $f_1(x_2,x_1,x_0) = \Pi M(0,3,5)$  and  $f_2(x_2,x_1,x_0) = \Pi M(2,3,4)$  with a 3-to-8-line decoder and two and-gates.

# Decoder Expansions

- Larger decoders can be constructed using a number of smaller ones.
- → HIERARCHICAL design
- Example:

A 6-to-64 decoder can be designed using four 4-to-16 and one 2-to-4 decoders. How? (tip: Use the 2-to-4 decoder to generate the enable signals to the four 4-to-16 decoders).

# 4-input tree decoder



Figure 9.8: 4- nput tree decoder

| <b>X</b> 3 | <b>X</b> 2 | <b>X</b> 1 | <b>X</b> 0 |
|------------|------------|------------|------------|
| 0          | 0          | 0          | 0          |
| 0          | 0          | 0          | 1          |
| 0          | 0          | 1          | 0          |
| 0          | 0          | 1          | 1          |
| 0          | 1          | 0          | 0          |
| 0          | 1          | 0          | 1          |
| 0          | 1          | 1          | 0          |
| 0          | 1          | 1          | 1          |
| 1          | 0          | 0          | 0          |
| 1          | 0          | 0          | 1          |
| 1          | 0          | 1          | 0          |
| 1          | 0          | 1          | 1          |
| 1          | 1          | 0          | 0          |
| 1          | 1          | 0          | 1          |
| 1          | 1          | 1          | 0          |
| 1          | 1          | 1          | 1          |
|            |            |            |            |

| $X_3$ | $X_2$ | $X_1$ | $X_0$ | $Z_0$ | $Z_1$ | $Z_2$ | $Z_3$ |       | $Z_{15}$ |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|----------|
| 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |       | 0        |
| 0     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | • • • | 0        |
| 0     | 0     | 1     | 0     | 0     | 0     | 1     | 0     |       | 0        |
| 0     | 0     | 1     | 1     | 0     | 0     | 0     | 1     |       | 0        |
|       |       |       |       |       |       |       |       |       |          |

- •An encoder has a number of input lines, only one of which is activated at a given time.
- •The opposite of the decoding process.
- takes ALL its data inputs one at a time and then converts the one whose value is equal to "1" into a single encoded output



Figure 9.12: 2--input binary encoder.

-- Encoders produce outputs of 2-bit, 3-bit or 4-bit codes (function of number of Data Inputs)

-- An "n-bit" binary encoder has 2<sup>n</sup> input lines and n-bit output lines with common types that include 4-to-2, 8-to-3 and 16-to-4 line configurations.



#### Encoder

- •An encoder has a number of input lines, only one of which is activated at a given time.
- •The opposite of the decoding process.



Figure 9.12: 2--input binary encoder. ITI1100

Example: 8-to-3 Encoder

| <i>X</i> 7 | <i>X</i> 6 | <b>X</b> 5 | <i>X4</i> | <b>X</b> 3 | <i>X</i> 2 | X1 | X0 | <u>y2</u> | <u>y1</u> | yo_ |
|------------|------------|------------|-----------|------------|------------|----|----|-----------|-----------|-----|
| 0          | 0          | 0          | 0         | 0          | 0          | 0  | 1  | 0         | 0         | 0   |
| 0          | 0          | 0          | 0         | 0          | 0          | 1  | 0  | 0         | 0         | 1   |
| 0          | 0          | 0          | 0         | 0          | 1          | 0  | 0  | 0         | 1         | 0   |
| 0          | 0          | 0          | 0         | 1          | 0          | 0  | 0  | 0         | 1         | 1   |
| 0          | 0          | 0          | 1         | 0          | 0          | 0  | 0  | 1         | 0         | 0   |
| 0          | 0          | 1          | 0         | 0          | 0          | 0  | 0  | 1         | 0         | 1   |
| 0          | 1          | 0          | 0         | 0          | 0          | 0  | 0  | 1         | 1         | 0   |
| 1          | 0          | 0          | 0         | 0          | 0          | 0  | 0  | 1         | 1         | 1   |



Figure 9.13: mplementation of an 8-input binary encoder.

- •In the previous truth table each line selected (line 0 through 7) generates it's own binary code such as a 1 is a 001, 5 is a 101 and so on.
- Boolean functions for Outputs

$$y2 = x4 + x5 + x6 + x7$$
  
 $y1 = x2 + x3 + x6 + x7$   
 $y0 = x1 + x3 + x5 + x7$ 

# Simple Encoder Design Issues

- There are two ambiguities associated with the design of a simple encoder:
  - Only one input can be active at any given time. If two inputs are active simultaneously, the output produces an undefined combination (for example, if x3 and x6 are 1 simultaneously, the output of the encoder will be 111. (110 and 011)
  - An output with all 0's can be generated when all the inputs are 0's,or when x0 is equal to 1.

# **Priority Encoders**

- Solves the ambiguities multiple assigned inputs are allowed; one has priority over all others.
- Separate indication of not assigned inputs (all inputs are 0s).

## Example: 4-to-2 Priority Encoder Truth Table

| Inp            | outs                          | Outputs                  |                                                                                                                                               |                                                       |                                                       |
|----------------|-------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| $\mathbf{D}_2$ | <b>D</b> <sub>1</sub>         | <b>D</b> <sub>0</sub>    | A <sub>1</sub>                                                                                                                                | Ao                                                    | ٧                                                     |
| 0              | 0                             | 0                        | X                                                                                                                                             | X                                                     | 0                                                     |
| 0              | 0                             | 1                        | 0                                                                                                                                             | 0                                                     | 1                                                     |
| 0              | 1                             | X                        | 0                                                                                                                                             | 1                                                     | 1                                                     |
| 1              | X                             | X                        | 1                                                                                                                                             | 0                                                     | 1                                                     |
| X              | X                             | X                        | 1                                                                                                                                             | 1                                                     | 1                                                     |
|                | <b>D</b> <sub>2</sub> 0 0 0 1 | 0 0<br>0 0<br>0 1<br>1 X | $\begin{array}{c ccccc} \textbf{D}_2 & \textbf{D}_1 & \textbf{D}_0 \\ \hline 0 & 0 & 0 \\ 0 & 0 & 1 \\ 0 & 1 & X \\ 1 & X & X \\ \end{array}$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

### 4-to-2 Priority Encoder (cont.)

- The operation of the priority encoder is such that:
- →If two or more inputs are equal to 1 at the same time, the input in the highest-numbered position will take precedence.
- $\rightarrow$  A *valid output indicator*, designated by V, is set to 1 only when one or more inputs are equal to 1. V = D<sub>3</sub> + D<sub>2</sub> + D<sub>1</sub> + D<sub>0</sub> by inspection.

## 4-to-2 Priority Encoder (cont.)





## 4-to-2 Priority Encoder (cont.)



#### Multiplexer (MUX): Data Selectors

- A multiplexer selects one of several input signals and passes it on to the output.
- Routing of selected data input to the output is controlled by SELECT inputs.



### Multiplexer

- Multiplexers, or muxes, are used to choose between resources.
- A real-life example: in the old days before networking, several computers could share one printer through the use of a switch.



### Multiplexer (MUX): Data Selectors [2]

• A combinational circuit with 2<sup>n</sup> data inputs, 1 data output and a number of bit *control input* that select one of the data inputs

C takes the value of A or B depending on the value of S



2-to-1 Multiplexer

| S | A | В | C |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

### 2-to-1 Multiplexer

When 
$$S=0 \rightarrow C=A$$
, when  $S=1 \rightarrow C=B$ 

$$C = S'AB' + S'AB + SA'B + SAB$$
$$= S'A + SB$$

Two level implementation

| In | puts | Output |              |
|----|------|--------|--------------|
| S  | A    | B      | $\mathbf{C}$ |
| 0  | 0    | 0      | 0            |
| 0  | 0    | 1      | 0            |
| 0  | 1    | 0      | 1            |
| 0  | 1    | 1      | 1            |
| 1  | 0    | 0      | 0            |
| 1  | 0    | 1      | 1            |
| 1  | 1    | 0      | 0            |
| 1  | 1    | 1      | 1            |



### 4 − 1 Multiplexer (MUX)



if 
$$(S_1S_0)_2 = 0$$
 Then  $Y = I_0$   
 $Y = S_1'S_0'I_0$   
if  $(S_1S_0)_2 = 1$  Then  $Y = I_1$   
 $Y = S_1'S_0I_1$ 

and so on, thus we have

$$Y = S_1'S_0'I_0 + S_1'S_0I_1 + S_1S_0'I_2 + S_1S_0I_3$$

#### 4-1 MUX- Two level Implementation



| $s_1$ | $s_0$ | Y     |
|-------|-------|-------|
| 0     | 0     | $I_0$ |
| 0     | 1     | $I_1$ |
| 1     | 0     | $I_2$ |
| 1     | 1     | $I_3$ |

(b) Function table

(a) Logic diagram

Fig. 4-25 4-to-1-Line Multiplexer

## Demultiplexer (DEMUX): Data Distributor

• Demultiplexer (DEMUX) takes a single input and distributes it over several outputs.



## 1-line-to-8-line Demultiplexer

| SELECT code |                |                | 11.75 |    | (  | OUTF | PUTS |    |    |    |
|-------------|----------------|----------------|-------|----|----|------|------|----|----|----|
| $S_2$       | S <sub>1</sub> | S <sub>0</sub> | 07    | 06 | 05 | 04   | 03   | 02 | 01 | 00 |
| 0           | 0              | 0              | 0     | 0  | 0  | 0    | 0    | 0  | 0  | I  |
| 0           | 0              | 1              | 0     | 0  | 0  | 0    | 0    | 0  | I  | 0  |
| 0           | 1              | 0              | 0     | 0  | 0  | 0    | 0    | I  | 0  | 0  |
| 0           | 1              | 1              | 0     | 0  | 0  | 0    | I    | 0  | 0  | 0  |
| 1           | 0              | 0              | 0     | 0  | 0  | I    | 0    | 0  | 0  | 0  |
| 1           | 0              | 1              | 0     | 0  | I  | 0    | 0    | 0  | 0  | 0  |
| 1           | 1              | 0              | 0     | I  | 0  | 0    | 0    | 0  | 0  | 0  |
| 1           | 1              | 1              | I     | 0  | 0  | 0    | 0    | 0  | 0  | 0  |

#### 1-line-to-8-line Demultiplexer



#### Implementing functions with multiplexers

- Multiplexers can be used to implement arbitrary functions.
- One way to implement a function of n variables is to use an  $2^n$ -to-1 multiplexer
  - For each minterm m<sub>i</sub> of the function, connect 1 data input Di. Each data input corresponds to one row of the truth table.
  - Connect the function's input variables to select inputs.
     These are used to indicate a particular input combination.

Example,  $f(x,y,z) = \sum m(1,2,6,7)$  can be implemented as follows

| X | У | Z | f |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |



#### Simplified Implementation (more efficient)

- We can actually implement  $f(x,y,z) = \sum m(1,2,6,7)$  with just a 4-to-1 mux, instead of an 8-to-1.
- <u>Step 1:</u> Find the truth table for the function, and group the rows into pairs. Within each pair of rows, x and y are the same, so f is a function of z only.
  - When xy=00, f=z
  - When xy=01, f=z'
  - When xy=10, f=0
  - When xy=11, f=1
- Step 2: Connect the first two input variables of the truth table (here, x and y) to the select bits S1 S0 of the 4-to-1 mux.
- <u>Step 3:</u> Connect the equations above for f(z) to the data inputs D0-D3.

| X | У | Z | f |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |



#### Use of multiplexer to implement Boolean functions



Fig. 4-27 Implementing a Boolean Function with a Multiplexer ITI1100

#### Use of multiplexer to implement Boolean functions

• Implement the following Boolean function with a multiplexer

• 
$$f(A,B,C,D) = \Sigma m (1,3,4,11, 12,13, 14,15)$$

#### Use of multiplexer to implement Boolean functions

•  $f(A,B,C,D) = \Sigma m (1,3,4,11, 12,13, 14,15)$  n-1 selection and 2<sup>n-1</sup> inputs



Fig. 4-28 Implementing a 4-Input Function with a Multiplexer ITI1100

# Examples- Combinational logic circuit

• Design a code converter that converts a decimal digit from the 8,4,-2,-1 to 8,4,2,1 code

- Truth table
  - K-map for SOP

TTI1100 70

| dec 8 4-2-1                             | 8421                                    |
|-----------------------------------------|-----------------------------------------|
| A B C D                                 | Wxy3                                    |
| 0-10-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0- | 000000000000000000000000000000000000000 |



#### Example – Previous Exam Questions

#### Consider the following truth table

| A | В | C D |   | F |  |
|---|---|-----|---|---|--|
| 0 | 0 | 0   | 0 | 1 |  |
| 0 | 0 | 0   | 1 | 1 |  |
| 0 | 0 | 1   | 0 | 1 |  |
| 0 | 0 | 1   | 1 | 0 |  |
| 0 | 1 | 0   | 0 | 0 |  |
| 0 | 1 | 0   | 1 | 0 |  |
| 0 | 1 | 1   | 0 | 0 |  |
| 0 | 1 | 1   | 1 | 0 |  |
| 1 | 0 | 0   | 0 | X |  |
| 1 | 0 | 0   | 1 | 1 |  |
| 1 | 0 | 1   | 0 | 1 |  |
| 1 | 0 | 1   | 1 | 1 |  |
| 1 | 1 | 0   | 0 | 0 |  |
| 1 | 1 | 0   | 1 | 0 |  |
| 1 | 1 | 1   | 0 | X |  |
| 1 | 1 | 1   | 1 | X |  |
|   |   |     |   |   |  |

- 1- Obtain product of sums for F.
- 2- Simplify F in its Product of sums from using K-Map
- 3- Obtain the circuit diagram for F using NAND gates only. Use gates with multiple inputs when needed.

## Use of decoder to implement Boolean functions

• A combinational circuit is specified by the following three Boolean functions:

- $f_1(A,B,C) = \Sigma m(2,4,7)$
- $f_2(A,B,C) = \Sigma m(0,3)$
- $f_3(A,B,C) = \Sigma m(0,2,3,4,7)$

Implement the circuit with an active low decoder (constructed with NAND) and NAND or AND gates connected to the decoder outputs. Use the block diagram for the decoder and minimize the number of inputs in the external gates



75 ITI1100

## Other Combinational circuit examples

The following examples will be done in the DGD

- 4 bit Magnitude Comparator
- 4 bit by 3 bit Binary Multiplier
- Decimal Adder
- 7 segment decoder (started in the class) will be explained in lab 3

## Analyzing digital circuits

- Important concept analyzing digital circuits
  - Given a circuit
    - Create a truth table
    - Create a minimized circuit
- Approaches
  - Boolean expression approach
  - Truth table approach

## From a logic circuit to equation/ Truth table

- Our or the convert from a circuit drawing to an equation or truth table?
- ° Two approaches
  - ° Create intermediate equations
  - ° Create intermediate truth tables



ITI1100

78

### Label Gate Outputs

- 1. Label all gate outputs that are a function of input variables.
- 2. Label gates that are a function of input variables and previously labeled gates.
- 3. Repeat process until all outputs are labeled.



## Approach 1: Create Intermediate Equations

- Step 1: Create an equation for each gate output based on its input.
  - $\mathbf{R} = \mathbf{ABC}$
  - S = A + B
  - T = C'S
  - Out = R + T



80

## Approach 1: Substitute in sub expressions

Step 2: Form a relationship based on input variables(A, B, C)

- R = ABC
- S = A + B
- T = C'S = C'(A + B)
- Out = R+T = ABC + C'(A+B)



81

## Approach 1: Substitute in sub expressions

- > Step 3: Expand equation to SOP final result
  - Out = ABC + C'(A+B) = ABC + AC' + BC'



### Approach 2: Truth Table

> Step 1: Determine outputs for functions of input variables.



### Approach 2: Truth Table

> Step 2: Determine outputs for functions of intermediate variables.



### Approach 2: Truth Table

> Step 3: Determine outputs for function.



## More Difficult Example

#### Note labels on interior nodes



Fig. 4-2 Logic Diagram for Analysis Example

86

### More Difficult Example: Truth Table

- > Remember to determine intermediate variables starting from the inputs.
- > When all inputs are determined for a gate, determine output.
- > The truth table can be reduced using K-maps.

| A | В | C | F <sub>2</sub> | F' <sub>2</sub> | $T_1$ | $T_2$ | $T_3$ | $F_1$ |
|---|---|---|----------------|-----------------|-------|-------|-------|-------|
| 0 | 0 | 0 | 0              | 1               | O     |       |       | 0     |
| 0 | 0 | 1 | 0              | 1               | 1     | 0     | 1     | 1     |
| 0 | 1 | 0 | 0              | 1               | 1     | 0     | 1     | 1     |
| 0 | 1 | 1 | 1              | 0               | 1     | 0     | 0     | 0     |
| 1 | 0 | 0 | 0              | 1               | 1     | 0     | 1     | 1     |
| 1 | 0 | 1 | 1              | 0               | 1     | 0     | 0     | 0     |
| 1 | 1 | 0 | 1              | 0               | 1     | 0     | 0     | 0     |
| 1 | 1 | 1 | 1              | 0               | 1     | 1     | 0     | 1     |

## Parallel Adder

- Recall that to add two *n*-bit numbers together, *n* full-adders should be cascaded.
- Each full-adder represents a column in the long addition.
- The carry signals 'ripple' through the adder from right to left.



## Propagation Delay

- All logic gates take a non-zero time delay to respond to a change in input.
- This is the *propagation delay* of the gate, typically measured in tens of nanoseconds.



## Full Adder (Quartus)



## Carry Ripple

• A and B inputs change, corresponding changes to  $C_{IN}$  inputs 'ripple' through the circuit.



## Carry Ripple Delay (8 bit Adder)



# Carry-Look-Ahead

- The accumulated delay in large parallel adders can be very large.
- Example: 16 bits using 30 ns full-adders:

$$16 \times 30 \text{ ns} = 480 \text{ ns}$$

• Solution: Generate the carry-input signals directly from the *A* and *B* inputs rather than using the ripple arrangement.

## Designing a Carry-Look-Ahead Circuit



# Binary Multiplier Circuit



- •The AND gates produce the partial products.
- •For a 2-bit by 2-bit multiplier, we can just use two half adders to sum the partial products.
- •Here C3-C0 are the product, not carries!



Fig. 4-15 2-Bit by 2-Bit Binary Multiplier ITI1100

## 4-bit by 3-bit binary multiplier



Fig. 4-16 4-Bit by 3-Bit Binary Multiplier ITI1100

## Conclusions

- Combinational Circuits
- Techniques for design of combinational circuits
  - Boolean algebra
  - K-Maps
  - And ???
- Useful Combinational Circuits for Design of other Circuits
  - Decoders
  - Multiplexors
- Circuits Studied
  - Arithmetic circuits (adder, subtractor, multiplier, magnitude comparator)
  - Decoders/Encoders
  - Multiplixers/Demultiplexers
- Next up: Sequential Circuits Lets see what feedback and time can do for us.